IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Performance optimization to alleviate I/O constraints in designing large FPGA shifters
Zahid A. SyedAfzel Noore
Author information
JOURNAL FREE ACCESS

2008 Volume 5 Issue 1 Pages 29-34

Details
Abstract

This paper presents a novel design of large shift registers to overcome the problem of I/O pin bottleneck typically encountered in FPGA implementation. The proposed design uses an embedded logic recursively to decompose and synthesize the shifter operations. Compared to the conventional logic shifter, barrel shifter, and logarithmic shifter designs, the proposed approach reduces the number of I/O pins by at least 89%, and increases the available logic slices by 215%. The performance of the design is optimized by using a hybrid clocking scheme and is easily extended to multi-chip FPGA implementation.

Content from these authors
© 2008 by The Institute of Electronics, Information and Communication Engineers
Previous article Next article
feedback
Top