IEICE Electronics Express
Online ISSN : 1349-2543
ISSN-L : 1349-2543
LETTER
Frequency multiplier using 50% duty cycle corrector
Hong-Yi HuangChia-Ming Liang
Author information
JOURNAL FREE ACCESS

2008 Volume 5 Issue 22 Pages 990-994

Details
Abstract

This work presents a frequency multiplier architecture using 50% duty cycle corrector of which it can double input clock frequency in a wide-range operation. The said frequency multiplier is simulated using a 0.18µm CMOS process parameters and the results show that the output operational frequency attained a wide range from 10-MHz to 2-GHz. Moreover, the proposed design dissipates a power consumption of 1.4mW and a lock time of 1.2us at 2-GHz output signal.

Content from these authors
© 2008 by The Institute of Electronics, Information and Communication Engineers
Previous article
feedback
Top